subject

A non-pipelined processor has a clock rate of 1 GHz and an average instruction takes 9 cycles to execute. The manufacturer has decided to design a pipelined version of this processor. For this purpose, the instruction cycle has been divided into five stages with the following latencies: Stage 1 – 2.0 ns, Stage 2 – 1.5 ns, Stage 3 – 1.0 ns, Stage 4 – 2.6 ns, Stage 5 – 1.9 ns. Each stage will require an extra 0.4 ns for the buffers between the pipeline stages, including the last stage. a. What clock cycle time will be required for the pipelined processor? What will be the corresponding clock rate?
b. What will be the execution time for a single instruction in the pipelined processor? What is the percentage increase compared to the non-pipelined processor?
c. What is the maximum throughput of the pipelined processor expressed as MIPS? What is the speedup over the non-pipelined processor?

ansver
Answers: 1

Another question on Computers and Technology

question
Computers and Technology, 23.06.2019 12:30
Animations and transitions are added from the
Answers: 1
question
Computers and Technology, 24.06.2019 02:20
Peter is thinking of a number which isless than 50. the number has 9 factors.when he adds 4 to the number, itbecomes a multiple of 5. what is thenumber he is thinking of ?
Answers: 1
question
Computers and Technology, 24.06.2019 20:00
Individuals suffering from technology overload feel distressed when deprived of computers and mobile devices.true/fasle
Answers: 2
question
Computers and Technology, 25.06.2019 03:00
Between 1932 and 1938, chester carlson developed a process that enabled a "picture" of a document to be taken and then have it reproduced on another
Answers: 1
You know the right answer?
A non-pipelined processor has a clock rate of 1 GHz and an average instruction takes 9 cycles to exe...
Questions
question
Spanish, 02.02.2020 21:03
question
Mathematics, 02.02.2020 21:03
question
Mathematics, 02.02.2020 21:03
question
Mathematics, 02.02.2020 21:03
Questions on the website: 13722367